Cypress Semiconductor FX2LP Informations techniques Page 12

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 460
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 11
x
Table of Contents
(Table of Contents)
15.11.17 Endpoint 4 and 8 Slave FIFO Byte Count High.....................................................15-79
15.11.18 Endpoint 2, 4, 6, 8 Slave FIFO Byte Count Low....................................................15-79
15.11.19 Setup Data Pointer High and Low Address...........................................................15-80
15.11.20 Setup Data Pointer Auto........................................................................................15-81
15.11.21 Setup Data - 8 Bytes .............................................................................................15-82
15.12 General Programmable Interface (GPIF)..............................................................................15-83
15.12.1 GPIF Waveform Selector.........................................................................................15-83
15.12.2 GPIF Done and Idle Drive Mode .............................................................................15-83
15.12.3 CTL Outputs ............................................................................................................15-84
15.12.4 GPIF Address High..................................................................................................15-86
15.12.5 GPIF Address Low ..................................................................................................15-87
15.12.6 GPIF Flowstate Registers........................................................................................15-87
15.12.7 GPIF Transaction Count Bytes................................................................................15-95
15.12.8 Endpoint 2, 4, 6, 8 GPIF Flag Select.......................................................................15-97
15.12.9 Endpoint 2, 4, 6, and 8 GPIF Stop Transaction.......................................................15-98
15.12.10 Endpoint 2, 4, 6, and 8 Slave FIFO GPIF Trigger .................................................15-98
15.12.11 GPIF Data High (16-Bit Mode) ..............................................................................15-99
15.12.12 Read/Write GPIF Data LOW & Trigger Transaction..............................................15-99
15.12.13 Read GPIF Data LOW, No Transaction Trigger ..................................................15-100
15.12.14 GPIF RDY Pin Configuration...............................................................................15-100
15.12.15 GPIF RDY Pin Status..........................................................................................15-101
15.12.16 Abort GPIF Cycles...............................................................................................15-101
15.13 Endpoint Buffers..................................................................................................................15-102
15.13.1 EP0 IN-OUT Buffer................................................................................................15-102
15.13.2 Endpoint 1-OUT Buffer..........................................................................................15-102
15.13.3 Endpoint 1-IN Buffer..............................................................................................15-103
15.13.4 Endpoint 2/Slave FIFO Buffer................................................................................15-103
15.13.5 512-byte Endpoint 4/Slave FIFO Buffer.................................................................15-104
15.13.6 512/1024-byte Endpoint 6/Slave FIFO Buffer........................................................15-104
15.13.7 512-byte Endpoint 8/Slave FIFO Buffer.................................................................15-105
15.14 Synchronization Delay ........................................................................................................15-105
Appendix A
Default Descriptors for Full Speed Mode ...............................................................................Appendix - 1
Appendix B
Default Descriptors for High Speed Mode............................................................................Appendix - 11
Appendix C
FX2 Register Summary......................................................................................................Appendix - 23
Vue de la page 11
1 2 ... 7 8 9 10 11 12 13 14 15 16 17 ... 459 460

Commentaires sur ces manuels

Pas de commentaire