Cypress Semiconductor FX2LP Informations techniques Page 196

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 460
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 195
EZ-USB FX2 Technical Reference Manual
Page 10-6 EZ-USB FX2 Technical Reference Manual v2.1
The Ready Input pins (RDY[5:0]) are sampled by the GPIF and can force a transaction to wait
(inserting wait states), continue, or repeat until they’re in a particular state.
The GPIF Data Bus is a collection of the FD[15:0] pins.
An 8-bit wide GPIF interface uses pins FD[7:0].
A 16 bit-wide GPIF interface uses pins FD[15:0].
The GPIF Address lines (GPIFADR[8:0]) can generate an incrementing address as data is trans-
ferred. If higher-order address lines are needed, other non-GPIF I/O signals (i.e., general-purpose
I/O pins) may be used.
The Interface Clock, IFCLK, can be configured to be either an input (default) or an output interface
clock for synchronous interfaces to external logic.
The GSTATE[2:0] pins are outputs which show the current GPIF State number; they are typically
used only when debugging GPIF waveforms.
10.2.2 Default GPIF Pins Configuration
The FX2 comes out of reset with its I/O pins configured in “Ports” mode, not “GPIF Master” mode.
To configure the pins for GPIF mode, the IFCFG1:0 bits in the IFCONFIG register must be set to
10 (see Table 13-10, “IFCFG Selection of Port I/O Pin Functions" for details).
Vue de la page 195
1 2 ... 191 192 193 194 195 196 197 198 199 200 201 ... 459 460

Commentaires sur ces manuels

Pas de commentaire