
EZ-USB FX2 Technical Reference Manual
Page 9-2 EZ-USB FX2 Technical Reference Manual v2.1
9.2 Hardware
Figure 9-1 illustrates the four slave FIFOs. The figure shows the FIFOs operating in 16-bit mode,
although they can also be configured for 8-bit operation.
Figure 9-1. Slave FIFOs’ Role in the FX2 System
Table 9-1 lists the registers associated with the slave-FIFO hardware. The registers are fully
described in
Chapter 15, "Registers."
Table 9-1. Registers Associated with Slave FIFO Hardware
IFCONFIG EPxFIFOPFH/L
PINFLAGAB PORTACFG
PINFLAGCD INPKTEND
FIFORESET EPxFLAGIE
FIFOPINPOLAR EPxFLAGIRQ
EPxCFG EPxFIFOBCH:L
EPxFIFOCFG EPxFLAGS
EPxAUTOINLENH:L EPxBUF
EP8
EP6
EP4
EP2
Slave FIFOs
CPU
Device Pins
FD[15:0]
IFCLK
30/48MHz
5 - 48MHz
FLAGA
FLAGB
FLAGC
FLAGD / SLCS#
SLOE
SLRD
SLWR
FIFOADR[1:0]
PKTEND
PORT I /O
Slave FIFOs
WORLDWIDE = 1
CPU
INPKTEND
EPxFIFOBUF
EPxBCH:L
EPx - EF, FF, PF
where: x =
2, 4, 6, or 8
Commentaires sur ces manuels